Daughter cards for evaluating Transphorm's PQFN88 and PQFN56 packaged devices in TO-220 Sockets

1. Overview

This application note describes Transphorm’s (TPH) TPHDC001 PQFN daughter card and its purpose. The TPHDC001 can be used as a generic carrier to install and evaluate current TPH PQFN 8x8 and PQFN 5x6 GaN devices in existing Si evaluation boards that use TO-220 Si packages. The main driving point is to quickly observe the performance of the TPH GaN technology in the different Si based topologies or applications.

Transphorm’s PQFN (Power Quad Flatpack No Lead) package incorporates a DPC (Direct Plated Cu) substrate and a Cu lead frame encapsulated in a green molding compound for bottom electrical connection and thermal contact to the printed circuit board [1].

The most current TPH PQFN devices are listed in the chart below.

<table>
<thead>
<tr>
<th>TPH Product</th>
<th>TYPICAL Rdson (mOhm)</th>
<th>PACKAGE TYPE</th>
</tr>
</thead>
<tbody>
<tr>
<td>TP65H300G4LSG</td>
<td>300</td>
<td>PQFN88</td>
</tr>
<tr>
<td>TP65H150LSG</td>
<td>150</td>
<td>PQFN88</td>
</tr>
<tr>
<td>TP65H070LSG</td>
<td>72</td>
<td>PQFN88</td>
</tr>
<tr>
<td>TP65H480G4LSG</td>
<td>480</td>
<td>PQFN56</td>
</tr>
</tbody>
</table>

Chart 1. TPH PQFN devices

See the Transphorm website https://www.transphormusa.com/en/products for the detailed list and datasheets of Transphorm’s PQFN devices.

On behalf of the traditional Si-MOSFET, the metal tab of the PQFN device is Drain, as the bottom of the die is always the Drain terminal. For Transphorm’s GaN PQFN devices, the metal tab is the Source terminal. GaN FETs have much higher dv/dt switching speed. Refer to figure 1 and figure 2 for package representation.

2. Circuit Parameters and PCB Layout

The TPHDC001 daughter card makes it convenient for Engineers to examine TPH GaN PQFN devices in their existing TO-220 Si application designs.

The output terminals of this daughter-card carrier is configured as GDS so that it can fit the common TO-220 socket design. See figure 3 for the TPHDC001 schematic and figure 4 for the TPHDC001 PCB layout.
The PCB specifications for the daughter card are below:

- **Dimension:** 0.322in x 0.7389in
- **Thickness:** 0.062in
- **2 layers** - 1 ounce copper each layer
- **FR4 material**
- **Footprints for Rg, FB, and Snubber are included**

The exposed copper pads on figure 4 are designed to accommodate the TPH PQFN 8x8 and 5x6 devices. Transphorm offers a single landing pattern for both types of PQFN devices offered. See figure 5 for the bottom side view of the TPH PQFN devices.

The PCB design also includes placements for Rg and FB, incase those components are not already positioned on the main driving circuit of the Si development board. These devices may not be required depending on the layout.

The switching node snubber footprints are placed in this daughter card for engineers to populate in order to operate the TPH GaN devices in high current applications.

The TPH product datasheet describes in detail the recommended driving circuit implementation for simplified half bridge and single ended projects. **Note that a gate ferrite bead (FB) and the switching node snubber (SNR1 & SNC1) may not be needed for single-end applications (Chart 2), such as ACF, QR Flyback, etc.** Those components are recommended for half-bridge circuit applications.

For single ended designs, by recommendation, do not install (DNI) the switching node snubbers for low power operation. See the chart below for the list of standard installed components on TPHDC001. See figure 7 and figure 8 for reference.

```
<table>
<thead>
<tr>
<th>Qty</th>
<th>Value</th>
<th>Device</th>
<th>Parts</th>
<th>PN</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>SNR1</td>
<td>R-US_R1206</td>
<td>SNR1</td>
<td>DNI</td>
</tr>
<tr>
<td>1</td>
<td>SNC1</td>
<td>C-USC1206</td>
<td>SNC1</td>
<td>DNI</td>
</tr>
<tr>
<td>1</td>
<td>49.9</td>
<td>R-US_R0402</td>
<td>R1</td>
<td>RC0402FR-0749R9L</td>
</tr>
<tr>
<td>1</td>
<td>120</td>
<td>R-US_R0402</td>
<td>FB</td>
<td>BLM15AG1215H1D</td>
</tr>
<tr>
<td>1</td>
<td>GSD_TO220</td>
<td>GSD_TO220</td>
<td>P1</td>
<td>PRPC00358AN-M71RC</td>
</tr>
<tr>
<td>1</td>
<td>TPH GaN</td>
<td>TPH GaN</td>
<td>Q1</td>
<td>TPH GaN</td>
</tr>
</tbody>
</table>
```

**Chart 2. TPHDC001 BOM.**
The exposed copper shown in figure 8 is designed for engineering individuals to install a heatsink for high current testing purposes.

For a visual demonstration of how the TPH daughter card is used, refer to the figure below (figure 9). The TPHDC001 (using TP65H300G4LSG) is mounted on the Silanna ACF 65W adaptor demo board. More information and performance plots of the Silanna ACF demo board can be found on https://www.transphormusa.com/en/news/65w-usbc-pd-gan-adapter-rd/.

**Contact your local Sales Representative for more information in obtaining a TPHDC001 for your GaN evaluation.**

**TPHDC111 (GSD pinout) is also available**

**TPHDC201 (GDS pinout with buffer circuit) is also available**

Reference


Warning

This TPHDC001 Daughter Card is intended to validate TPH’s GaN FET technology and is for demonstration purposes only. No guarantees are made for standards compliance. There are areas of this daughter card that have exposed access to hazardous high voltage levels. Implement caution to avoid contact with those voltages. Also note that the daughter card may retain high voltage temporarily after input power has been removed.

Exercise caution when handling. When testing carriers on an evaluation board, ensure adequate cooling. Apply cooling air with a fan blowing across the evaluation board or across a heat sink attached to the evaluation board. Monitor the evaluation board temperature to ensure it does not exceed the maximum rated per the data sheet.